# ESD Implantation for Subquarter-Micron CMOS Technology to Enhance ESD Robustness

Ming-Dou Ker, Senior Member, IEEE, Hsin-Chyh Hsu, Student Member, IEEE, and Jeng-Jie Peng, Member, IEEE

Abstract—A new electrostatic discharge (ESD) implantation method is proposed to significantly improve ESD robustness of CMOS integrated circuits in subquarter-micron CMOS processes, especially the machine-model (MM) ESD robustness. By using this method, the ESD current is discharged far away from the surface channel of nMOS, therefore the nMOS (both single nMOS and stacked nMOS) can sustain a much higher ESD level. The MM ESD robustness of the gate-grounded nMOS with a device dimension width/length (W/L) of 300  $\mu$ m/0.5  $\mu$ m has been successfully improved from the original 450 V to become 675 V in a 0.25-µm CMOS process. The MM ESD robustness of the stacked nMOS in the mixed-voltage I/O circuits with a device dimension W/L of 300  $\mu$ m/0.5  $\mu$ m for each nMOS has been successfully improved from the original 350 V to become 500 V in the same CMOS process. Moreover, this new ESD implantation method with the n-type impurity can be fully merged into the general subquarter-micron CMOS processes.

*Index Terms*—Electrostatic discharge (ESD), ESD implantation, ESD protection, machine model.

#### I. INTRODUCTION

▼ OMPONENT-LEVEL ESD stresses on integrated circuit (IC) products had been classified as three models [1]: the human body model (HBM) [2]–[4], the machine model (MM) [5], [6], and the charged device model (CDM) [7], [8]. The ESD voltage ratio between HBM and MM ESD robustness of CMOS IC products was around  $\sim 10$  in the submicron  $(1.0 \sim 0.5 \,\mu\text{m})$ CMOS processes [9], [10]. In the past, most of ESD design efforts were focused to improve HBM ESD robustness of IC products. With a high HBM ESD robustness, the IC products also had a high enough MM ESD level. Typically, a CMOS IC product, which has a HBM ESD robustness of 2 kV, can sustain a MM ESD stress of 200 V. However, the MM ESD robustness of IC products has been found to degrade much worse than its HBM ESD robustness in the subquarter-micron CMOS processes. This ratio has approached about 15-20 in the subquarter-micron CMOS processes. The CMOS IC fabricated by the subquarter-micron CMOS processes can still be designed to have a high HBM ESD robustness, but it becomes more challenging to have a high enough MM ESD level. When the IC

Manuscript received June 2, 2003; revised June 30, 2003. This work was supported by the National Science Council, Taiwan, R.O.C., under Grant NSC 92-2215-E-009-036. The review of this paper was arranged by Editor C.-Y. Lu.

M.-D. Ker and H.-C. Hsu are with the Nanoelectronics and Gigascale Systems Laboratory, Institute of Electronics, National Chiao-Tung University, Hsinchu, Taiwan 300, R.O.C. (e-mail: mdker@ieee.org, m8911550@ alab.ee.nctu.edu.tw).

J.-J. Peng is with the ESD Protection Technology Department, SoC Technology Center, Industrial Technology Research Institute (ITRI), Chutung, Hsinchu, Taiwan 300, R.O.C. (e-mail: jjpeng@itri.org.tw).

Digital Object Identifier 10.1109/TED.2003.817273

products enter into the phase of mass production, the IC products are processed by a lot of automatic machines, such as the assembly and test machines, to have a throughput as fast as possible. So, the MM ESD robustness of such mass-production IC product is often more important then its HBM ESD robustness. How to effectively improve MM ESD robustness of IC products has become a challenge in the subquarter-micron CMOS processes. But, from the past literature, it is seldom to see the design or method for improving MM ESD robustness.

In order to enhance ESD robustness, some ESD implantations had been reported for including into process flow to modify the device structures for ESD protection [11]–[13]. The N-type ESD implantation was used to cover the lightly-doped drain (LDD) peak structure and to make a deeper junction in nMOS device for ESD protection [11]. The P-type ESD implantation with a higher doping concentration located under the drain junction of nMOS was used to reduce the junction breakdown voltage, and to earlier turn on the parasitic lateral n-p-n bipolar junction transistor (BJT) of the nMOS [12]. Moreover, both of the N-type and P-type ESD implantations were used in nMOS devices to create a higher ESD robustness [13]. The experimental results to compare the effectiveness among those ESD implantation methods had been investigated in a 0.18- $\mu$ m CMOS process [14].

In the mixed-voltage circuit application, the stacked nMOS structure had been widely used in the mixed-voltage input/output (I/O) buffer [15] to solve the gate-oxide reliability issue without using the additional thick-gate-oxide process (also known as dual gate oxide in some CMOS processes) [16], or the power-rail ESD clamp circuit [17]. Unfortunately, in such mixed-voltage I/O circuits, the stacked nMOS often have a much lower ESD level, as compared to the buffer with single nMOS [18], [19].

In this paper, a new ESD implantation method to improve ESD robustness of both single and stacked nMOS is proposed and verified in a 0.25- $\mu$ m CMOS processes. The MM ESD level has been an especially significant improvement [20]. The HBM/MM ESD level ratio in the single nMOS can be successfully kept at ~10. On the other hand, the ratio between HBM and MM ESD levels in the stacked nMOS can be pulled down from 18.4 to 13.3 by this new ESD implantation method.

#### II. HBM AND MM ESD CURRENT WAVEFORMS

In order to identify the underlying physical mechanisms of the HBM and MM, it is instructive to compare the ESD current discharging waveforms between HBM and MM ESD zapping. The real ESD current discharging waveforms of HBM and MM



Fig. 1. Experimental setup to measure ESD transient current waveforms during ESD zapping.

ESD stresses through the gate-grounded nMOS (ggnMOS) are measured and compared to find the difference. The experimental setup to measure the current waveforms during ESD zapping is illustrated in Fig. 1, where the KeyTek Zapmaster is used to generate the HBM and MM ESD sources. The digital oscilloscope with a current probe of Tektronix CT-1 is used to measure the ESD transient currents in time domain.

The actual ESD current waveforms flowing through the ggnMOS with a device dimension width/length (W/L) of 300  $\mu$ m/0.5  $\mu$ m under 4-kV HBM and 400-V MM ESD stresses are measured and shown in Fig. 2(a) and (b), respectively. The current peak of 4-kV HBM ESD stress in Fig. 2(a) is 3.54 A, and the rise time is 35 ns. The current peak of 400-V MM ESD stress on the ggnMOS in Fig. 2(b) is as high as 4.94 A, and the rise time of the current is 15 ns. When comparing these two ESD current waveforms, the MM ESD stress has a much higher ESD current peak within a shorter current pulse width. This implies that the MM ESD event generates more heat in a shorter time period to burn out the device, and therefore to cause a much lower ESD robustness. So, ESD protection design against an MM ESD event has become more difficult than that against an HBM ESD event in subquarter-micron CMOS processes.

#### **III. ESD IMPLANTATION METHODS**

#### A. Device Structure

Since ESD robustness is strongly correlated with current distribution in the second breakdown region, observation of ESD current discharging paths of different device structures provides new insight to understand their different ESD performance. Generally, the ESD current flowing in a nMOS device has two discharging paths. One is the channel current of the MOSFET, and the other is the parasitic lateral n-p-n BJT current path through the bulk of MOSFET device. In subquarter-micron CMOS technology, the MOSFET fabricated with a high doped arsenic drain, the lightly doped drain (LDD) structure, and a salicided process to improve circuit performance. However, several problems may occur when these technologies are involved in ESD protection devices [21]. The high doped arsenic drain might reduce the breakdown voltage and snapback holding voltage of nMOS, which may improve ESD robustness. Unfortunately, the high doped arsenic drain increases the electric field in MOSFET to cause severe hot-carrier reliability issue. To solve this issue, the LDD structure is



Fig. 2. Measured ESD current discharging waveform through the ggnMOS with the device dimension W/L of  $300 \,\mu$ m/0.5  $\mu$ m, which is zapped by (a) 4-kV HBM ESD voltage, and (b) 400-V MM ESD voltage.

commonly implemented in nMOS device to overcome the impact of hot-carrier reliability, as the n-type lightly doped drain (NLDD) region shown in Fig. 3(a). Such an LDD structure, however, will encounter severe degradation on ESD robustness [21]. So, the hot-carrier reliability issue and ESD performance should be traded off, and the ESD protection device could be more difficultly designed in subquarter-micron CMOS processes. Moreover, the ESD protection device with salicided process is known to seriously degrade ESD robustness owing to insufficient ballast resistance [22], [23]. Several experimental results have been proven and then suggested to enlarge the clearance from drain contact to poly-gate edge ( $S_{DG}$ ) for better ESD robustness [23], [24].

To improve ESD robustness, some CMOS processes provide one extra ESD-implantation mask to modify the nMOS devices of I/O circuits without the LDD peak structure [14]. One of the traditional ESD implantation methods, with n-type impurity for improving ESD robustness of nMOS, is shown in Fig. 3(b)



Fig. 3. nMOS devices with (a) lightly doped drain (LDD) structure to overcome the hot-carrier issue, and (b) traditional n-type ESD implantation to improve its ESD robustness.

with the extra N\_ESD region. The n-type (N\_ESD) impurity in subquarter-micron CMOS process often has a lower concentration than that of N+ drain/source source diffusion to overcome the hot-carrier reliability issue. However, the N\_ESD impurity with a lower concentration increases the junction breakdown voltage and snapback holding voltage of nMOS, which reduces the turn-on efficiency of the parasitic lateral n-p-n BJT in the MOSFET. A comparison on the effectiveness of improving ESD robustness among the traditional ESD implantation methods had been experimentally investigated in [14].

To significantly improve ESD robustness of nMOS in I/O circuits, the new ESD implantation method is proposed in Fig. 4(a), where the blocking layout spacing "S" is the important layout parameter to be investigated. In Fig. 4(a), the ESD implantation region covers the whole drain region of nMOS device, except for the region around the drain contact. The corresponding layout top view of the nMOS with the new proposed ESD implantation method is drawn in Fig. 4(b), where the blocking layout spacing "S" is also indicated.

This new N\_ESD implantation method is used on the stacked nMOS in the mixed-voltage I/O circuits. The cross-sectional view of the stacked nMOS with the proposed N\_ESD implantation is shown in Fig. 5(a), where the spacing "S" is the important layout parameter to be investigated. In Fig. 5(a), the ESD implantation region covers the whole drain region of stacked nMOS device, but except the region around the drain contact. The corresponding layout top view of the stacked nMOS with the proposed ESD implantation method is drawn in Fig. 5(b), where the layout parameter "S," the clearance from drain contact to poly-gate edge ( $S_{DG}$ ), and the spacing (C) between poly gate1 and poly gate2 of the stacked nMOS are also indicated.

This ESD implantation region has a doping concentration (N\_ESD) lighter than that of the original (N+) drain diffusion. The junction covered by the proposed ESD implantation method has a little increased junction breakdown voltage. But, the region not covered by this ESD implantation has the original junction breakdown voltage. When a positive ESD voltage is zapped to the pad in Figs. 4(a) and 5(a) with the VSS relatively grounded, the drain of the nMOS device is stressed by



Fig. 4. (a) Cross-sectional view, and (b) layout top view, of the nMOS fabricated with the new proposed ESD implantation method to significantly improve its ESD robustness. The layout parameter "S" is also indicated in this figure.





Fig. 5. (a) Cross-sectional view, and (b) layout top view, of the stacked nMOS fabricated with the new proposed ESD implantation method to significantly improve its ESD robustness. The layout parameter "S" is also indicated in this figure.



Fig. 6. Fabrication process flow to realize the proposed N\_ESD implantation.

the ESD voltage, and therefore breaks down to clamp the overstress voltage on the pad. However, the region, which is not covered by the N\_ESD implantation, has a lower junction breakdown voltage. So, the ESD current is first discharged through this region to generate the substrate current [*Itrig*, indicated in Figs. 4(a) and 5(a)] to quickly trigger on the parasitic lateral n-p-n BJT in the nMOS structure. With the self-generated substrate triggering current, the parasitic lateral n-p-n BJT in the nMOS structure can be fully turned on more quickly [25]. So, the fast transient current of ESD events, especially in the MM ESD zapping, can be quickly discharged through the parasitic lateral n-p-n BJT in the nMOS structure. Therefore, the ESD level of nMOS devices can be effectively improved.

### B. Process Flow

The fabrication flow for forming the proposed ESD protection device with the new N\_ESD implantation is shown in Fig. 6. The fabrication steps use the general fabrication methods for example, photolithography, ion-implantation, oxidation, and etching to implement the proposed ESD device. The detailed fabrication steps are described as follows:

- 1) Form gate electrodes of the ESD protection device, as that shown in Fig. 7(a)
- Form LDD structure on the ESD protection device, as that shown in Fig. 7(b).
- Use the ESD mask layer to define the ESD implantation region, and the light N-type dopant form the N\_ESD region in the ESD protection device, as that shown in Fig. 7(c).
- Form spacers by CVD interlayer dielectric (ILD) on the sidewall of the gate electrodes, as that shown in Fig. 7(d).
- 5) Apply the N+ diffusion mask to define the source and drain regions, and then form the source and drain N+ region in the ESD protection device, as that shown in Fig. 7(e).

 Next, the subsequent conventional process steps are salicidation, metallization, and interconnection to complete the ESD protection device.

Two types of devices are investigated in this study: single nMOS and stacked nMOS, with a gate oxide thickness of ~54 Å (for 2.5 V voltage supply), a fixed gate oxide length of 0.5  $\mu$ m, and a fixed clearance from contact to poly-gate edge (S<sub>DG</sub>) of 2.4  $\mu$ m, have different blocking layout spacing "S" to be investigated. These layout parameters are indicated in the Figs. 4(a) and 5(a). The ESD implantation region in this ESD protection device has a lighter doping dosage of  $1 \times 10^{15}$  ions/cm<sup>2</sup> and a junction depth of ~0.2  $\mu$ m. However, the drain/source N+ diffusion has a doping dosage of  $5 \times 10^{15}$  ions/cm<sup>2</sup> and a junction depth of ~0.18  $\mu$ m. The nMOS fabricated by this new process flow has the junction depth of ZDD region of drain side, except the region around the drain contact in the ESD protection device.

#### **IV. EXPERIMENTAL RESULTS**

To investigate the effectiveness of the new proposed ESD implantation method, test chips had been fabricated by a 0.25- $\mu$ m CMOS technology with shallow trend isolation (STI) and salicided diffusion. Two types of devices, single nMOS and stacked nMOS, with different blocking layout spacing "S" in the ESD implantation region are investigated. This new proposed ESD implantation method (shown in Figs. 4(a) and 5(a)) on the test devices are directly realized by using the traditional ESD implantation mask with light n-type impurity, which had been an optional process step in general CMOS technologies provided by the most foundries. To simply investigate the dependence of the ESD-implanted region (adjusted by the spacing "S" in layout) on ESD robustness of both single and stacked nMOS structures, the layout spacing of the drain diffusion between the gates is fixed at 5.7  $\mu$ m for all devices in the experimental test chips. The clearance (S<sub>DG</sub>) from drain contact to poly gate edge is 2.4  $\mu$ m, and the spacing (C) between poly gate1 and poly gate2 of stacked nMOS is 0.4  $\mu$ m. The devices fabricated with different spacing "S" are measured by the curve tracer to investigate DC I-V characteristics, by the transmission line pulsing (TLP) system [26]-[28] to investigate secondary breakdown current (It2), and by the ZapMaster ESD simulator to investigate HBM and MM ESD robustness. The experimental results are shown in Sections IV-A and B.

## A. Experimental Results of ggnMOS With New N\_ESD Implantation

1) DC Current–Voltage (I–V) Characteristics: The measured dc current–voltage (I–V) curves of the ggnMOS devices with different blocking layout spacing "S" in the ESD implantation region are compared in Fig. 8. The trigger (switching) voltages of the ggnMOS devices with S = 0 or 2.3  $\mu$ m are 9.8 V, but that of the ggnMOS device with  $S = 4.9 \ \mu$ m is 9.72 V. The holding points of the ggnMOS devices with the layout spacing "S" of 0, 2.3, and 4.9  $\mu$ m have no obvious variation. The dc behaviors of those devices are almost the same, as those shown in Fig. 8. This implies that the new proposed ESD



STI

Fig. 7. Fabrication steps (a) form the gate electrode structure, (b) form the LDD structures, (c) use the light n-type ESD dopant to form the N\_ESD region, (d) form spacers by chemical vapor deposition (CVD) interlayer dielectric (ILD) on the sidewall of the gate electrode, and (e) form source and drain N+ regions to realize the proposed ESD protection device.

implantation method does not modify the channel region of the nMOS devices. The trigger voltages of the nMOS devices with fixed channel length and unchanged channel region but different spacing S are the same, since the drain-to-source punch-through voltage dominates the dc characteristics of nMOS devices [29]. When such nMOS devices are used in the output buffer as the pull-down devices, their curves are similar to that of the normal nMOS device in the same CMOS process. This result provides the same device I-V behavior on the ESD-implanted nMOS, as that of normal nMOS, for working as the functional output devices in CMOS IC's.



Fig. 8. Measured I-V curves of ggnMOS fabricated with the new proposed ESD implantation under different blocking layout spacing "S".

2) TLP I-V Characteristics: The TLP system has been widely used to measure the second breakdown characteristics of ESD protection devices to investigate the turn-on behavior of the device during ESD stress. The TLP system used in this measurement has been set up with a pulse width of 100 ns and a rise time of 10 ns to find the It2 of ESD protection devices [27]. When the ESD stress generated by the TLP system zapping on the ESD protection device is greater than its It2, the devices will be permanently damaged by the overstress current. The TLP-measured I-V curves of a ggnMOS with W/L = 300  $\mu$ m/0.5  $\mu$ m are shown in Fig. 9(a) under the different blocking layout spacing "S" in the ESD implantation region. The dependence of the It2 on the blocking layout spacing "S" of the ggnMOS fabricated with the new proposed ESD implantation method is shown in Fig. 9(b). The It2 of the ggnMOS with  $S = 0 \ \mu m$  is only 2.9 A, when it has a device dimension W/L of 300  $\mu$ m/0.5  $\mu$ m. But, its It2 can be significantly improved up to 3.64 A, when the spacing S is increased to 4.9  $\mu$ m. Under the same layout area of the ggnMOS with W/L = 300 $\mu$ m/0.5  $\mu$ m (the drain diffusion between two poly gates is fixed at 5.7  $\mu$ m), the It2 can be improved 25.5% by using the new proposed ESD implantation method. This implies that the blocking layout spacing "S" in the ESD implantation region is an important design parameter determining ESD robustness for the ggnMOS.

3) ESD Test Results: The ZapMaster ESD tester is used to investigate the HBM and MM ESD level of the fabricated test chips. The failure criterion is generally defined as the minimum ESD stress to cause the leakage current of the tested device greater than 1  $\mu$ A under the voltage bias of 1.1 × VDD. To compare with the traditional design, the ggnMOS drawn with layout spacing S of 0  $\mu$ m, where the ESD implantation is cover the whole drain diffusion, is also tested as a reference. The dependences of the HBM and MM ESD robustness on the layout spacing "S" of ESD-implanted ggnMOS, under a fixed device dimension W/L of 300  $\mu$ m/0.5  $\mu$ m, are shown in Fig. 10(a). With the same layout area and device dimension in the ESD-implanted ggnMOS, the wider spacing "S" can lead to higher HBM and MM ESD levels. The HBM ESD level of this ESD-implanted ggnMOS with a fixed device dimension W/L of 300  $\mu$ m/0.5  $\mu$ m is improved from the original 5.75 kV

STI





Fig. 9. (a) TLP-measured I-V curves, and (b) the second breakdown current (It2), under different blocking layout spacing "S" in the ESD implantation region of the ggnMOS.

(with S = 0) to become 6.75 kV (with  $S = 4.9 \ \mu$ m). The MM ESD level of this ESD-implanted ggnMOS, with W/L=  $300 \ \mu$ m/0.5  $\mu$ m, is also improved from the original 450 V (with S = 0) to become 675 V (with  $S = 4.9 \ \mu$ m). This tendency

is well consistent with that verified by the TLP-measured It2

in Fig. 9(b). The ratio between the HBM and MM ESD levels on the layout spacing "S" of the ESD-implanted ggnMOS with W/L = 300  $\mu$ m/0.5  $\mu$ m are further compared in Fig. 10(b). Surprisingly, the HBM/MM ESD level ratio of the ESD-implanted ggnMOS with W/L = 300  $\mu$ m/0.5  $\mu$ m has a value of 12.7 when the spacing  $S = 0 \mu$ m. As seen in Fig. 10(b), this HBM/MM ESD level ratio can be decreased to 9.9, when the spacing "S" is enlarged to 4.9  $\mu$ m in the ESD-implanted ggnMOS. From the experimental results, the new proposed ESD implantation method can significantly increase ESD level of the nMOS devices in subquarter-micron CMOS processes, especially MM ESD robustness. Moreover, the HBM/MM ESD level ratio can be successfully kept at ~10 by this new ESD implantation method.

# B. Experimental Results of Stacked nMOS With New N\_ESD Implantation

1) DC I–V and TLP I–V Characteristics: The TLP-measured I–V curves of stacked nMOS with W/L =  $300 \mu m/0.5 \mu m$ ,

Fig. 10. Dependence of (a) HBM and MM ESD robustness, and (b) HBM/MM ratio, on different blocking layout spacing "S" in the ESD implantation region of the ggnMOS.

fabricated in a 0.25- $\mu$ m CMOS process with the new proposed ESD implantation method, are shown in Fig. 11(a) under the different layout spacing "S." The measured dc I-V curves of the stacked nMOS with different layout spacing "S" are also inserted in Fig. 11(a). The dc behaviors of those test devices are almost the same, which imply that the new proposed ESD implantation method does not modify the channel region of nMOS devices [29]. The dependence of the It2 on the layout spacing "S" of the stacked nMOS, fabricated with the new proposed ESD implantation method, is shown in Fig. 11(b). The It2 of the stacked nMOS with  $S = 0 \ \mu m$  is only 3.25 A, when it has a device dimension W/L of 300  $\mu$ m/0.5  $\mu$ m. But, its It2 can be significantly improved up to 4.03 A, when the spacing S is increased to 3.9  $\mu$ m. Under the same layout area of the stacked nMOS with W/L= 300  $\mu$ m/0.5  $\mu$ m, the It2 can be improved 24% by using the new proposed ESD implantation method.

2) ESD Test Results: The ESD-implanted stacked nMOS devices are also verified by the ZapMaster ESD simulator under both HBM and MM ESD stresses. The ESD failure criterion of the stacked nMOS under ESD stresses is the same as measuring the single ggnMOS. The dependences of HBM and MM ESD levels on the channel width of stacked nMOS with S = 0 or 1.5  $\mu$ m are shown in Fig. 12. The HBM and



Fig. 11. (a) TLP-measured I-V curves with the inset of dc I-V curves, and (b) the second breakdown current (It2), under different blocking layout spacing "S" in the ESD implantation region of stacked nMOS.

MM ESD levels are linearly increased, when the channel width of the stacked nMOS is increased. This implies that the ESD implantation method leads to uniformly turn on, and the ESD level is improving when the total channel width increasing. However, as comparing the lines between the HBM and MM ESD levels under different layout spacing S, the MM ESD level has an obvious improvement if the stacked nMOS is drawn with a wider S.

The dependences of the HBM and MM ESD robustness on the layout spacing "S" of ESD-implanted stacked nMOS, under a fixed device dimension of W/L = 300  $\mu$ m/0.5  $\mu$ m, are shown in Fig. 13(a) and (b), respectively. With the same layout area and device dimension in the ESD-implanted stacked nMOS, the wider spacing "S" can lead to higher HBM and MM ESD levels. The average HBM ESD level of this ESD-implanted stacked nMOS with a fixed device dimension of W/L = 300  $\mu$ m/0.5  $\mu$ m is slightly improved from the original 6.45 kV (with  $S = 0 \ \mu m$ ) to become 6.65 kV (with  $S = 3.9 \,\mu\text{m}$ ), as shown in Fig. 13(a). However, the averaged MM ESD level of this ESD-implanted stacked nMOS, with W/L = 300  $\mu$ m/0.5  $\mu$ m, is significantly improved from the original 350 V (with  $S = 0 \ \mu m$ ) to become 500 V (with  $S = 3.9 \,\mu\text{m}$ ), as that shown in Fig. 13(b). The MM ESD level can be greatly improved 43% by using the new proposed N\_ESD implantation method.



Fig. 12. Dependence of HBM and MM ESD robustness on the channel width of ESD-implanted stacked nMOS with S = 0 or 1.5  $\mu$ m.



Fig. 13. Dependence of (a) HBM, and (b) MM, ESD robustness on the blocking layout spacing "S" in the ESD implantation region of the stacked nMOS.

The ratio between the HBM and MM ESD levels on the layout spacing "S" of the ESD-implanted stacked nMOS with W/L = 300  $\mu$ m/0.5  $\mu$ m are further compared in Fig. 14. The HBM/MM ESD level ratio of the ESD-implanted stacked nMOS has a value of 18.4 when the spacing  $S = 0 \mu$ m. As seen in Fig. 14, this HBM/MM ESD level ratio can be decreased to 13.3, when the spacing "S" is enlarged to 3.9  $\mu$ m



Fig. 14. Dependence of the HBM/MM ratio on the blocking layout spacing "S" in the ESD implantation region of stacked nMOS.

in the ESD-implanted stacked nMOS. From the experimental results, the new proposed N\_ESD implantation method can significantly increase the MM ESD level of the stacked nMOS devices in subquarter-micron CMOS processes. The HBM/MM ESD level ratio can be successfully decreased 28% by using the new proposed N\_ESD implantation method. This tendency is also consistent with that of ggnMOS. However, the HBM ESD levels of the stacked nMOS drawn with a wider "S" have a little improvement. Future work on this point, including device simulation and failure analysis, will be performed to optimize the new proposed ESD implantation method for application on the IC products.

### V. CONCLUSION

On-chip ESD protection design with a new N\_ESD implantation method to significantly improve ESD robustness of both ggnMOS and stacked-nMOS devices, especially MM ESD robustness, has been practically verified in a 0.25- $\mu$ m CMOS process. Moreover, the HBM/MM ESD level ratio of both single and stacked nMOS is also decreased. The proposed ESD implantation method, which is process compatible to general CMOS processes with an additional noncritical mask layer of light-doping ESD implantation, is very suitable for using in IC products to improve MM ESD robustness without adding any extra silicon area.

#### REFERENCES

- M.-D. Ker, J.-J Peng, and H.-C Jiang, "ESD test methods on integrated circuits: An overview," in *Proc. IEEE Int. Conf. Electronics, Circuits* and Systems, vol. 2, 2001, pp. 1011–1014.
- [2] "Electrostatic Discharge (ESD) Sensitivity Testing—Human Body Model," JEDEC, JEDEC Standard JESD22-A114-B, 2000.
- [3] "Electrostatic Discharge Sensitivity Classification," US Department of Defense, Microelectronics Test Method Standard MIL-STD-883D Method 3015.7, 1991.
- [4] "Electrostatic Discharge Sensitivity Testing—Human Body Model (HBM)–Component Level," ESD Association, ESD Association Standard Test Method ESD STM-5.1, 1998.
- [5] "Electrostatic Discharge (ESD) Sensitivity Testing—Machine Model (MM)," EIA/JEDEC, EIA/JEDEC Standard Test Method A115-A, 1997.

- [6] "Electrostatic Discharge Sensitivity Testing—Machine Model—Component Level," ESD Association, ESD Association Standard Test Method ESD STM-5.2, 1999.
- [7] "Field-Induced Charged-Device Model Test Method for Electrostatic Discharge Withstand Thresholds of Microelectronic Components," JEDEC, JEDEC Standard JESD22-C101-A, 2000.
- [8] "Electrostatic Discharge Sensitivity Testing—Charged Device Model (CDM)–Component Level," ESD Association, ESD Association Standard Test Method ESD STM-5.3.1, 1999.
- [9] M. Kelly, G. Servais, T. Diep, D. Lin, S. Twerefour, and G. Shah, "A comparison of electrostatic discharge models and failure signatures for CMOS integrated circuit devices," in *Proc. EOS/ESD Symp.*, 1995, pp. 175–185.
- [10] G. Notermans, P. de Jong, and F. Kuper, "Pitfalls when correlating TLP, HBM and MM testing," in *Proc. EOS/ESD Symp.*, 1998, pp. 170–176.
- [11] J.-S Lee, "Method for Fabricating an Electrostatic Discharge Protection Circuit," U.S. patent # 5 672 527, 1997.
- [12] C.-C Hsue and J. Ko, "ESD Protection Improvement," U.S. Patent 5 559 352, 1996.
- [13] J.-J Yang and C.-M Hsien, "Electrostatic Discharge Protection Circuit Employing MOSFET's Having Double ESD Implantations," U.S. Patent 6 040 603, 2000.
- [14] M.-D Ker and C.-H Chuang, "ESD implantations in 0.18-μm salicided CMOS technology for on-chip ESD protection with layout consideration," in *Proc. Int. Symp. Physical Failure Analysis of Integrated Circuits*, 2001, pp. 85–90.
- [15] M. Pelgrom and E. Dijkmans, "A 3/5 V compatible I/O buffer," *IEEE J. Solid-State Circuits*, vol. 30, pp. 823–825, July 1995.
- [16] G. Singh and R. Salem, "High-voltage-tolerant I/O buffers with low-voltage CMOS process," *IEEE J. Solid-State Circuits*, vol. 34, pp. 1512–1525, Nov. 1999.
- [17] T. Maloney and W. Kan, "Stacked PMOS clamps for high voltage power supply protection," in *Proc. EOS/ESD Symp.*, 1999, pp. 70–77.
- [18] W. Anderson and D. Krakauer, "ESD protection for mixed-voltage I/O using nmos transistors stacked in a cascode configuration," in *Proc. EOS/ESD Symp.*, 1998, pp. 54–71.
- [19] J. Miller, M. Khazhinsky, and J. Weldon, "Engineering the cascoded nMOS output buffer for maximum Vt1," in *Proc. EOS/ESD Symp.*, 2000, pp. 308–317.
- [20] M.-D. Ker, H.-C. Hsu, and J.-J. Peng, "Novel ESD implantation for subquarter-micron CMOS technology with enhanced machine-model ESD robustness," in *Proc. Int. Symp. Physical Failure Analysis of Integrated Circuits*, 2002, pp. 70–74.
- [21] A. Amerasekera and C. Duvvury, "The impact of technology scaling on ESD robustness and protection circuit design," in *Proc. EOS/ESD Symp.*, 1994, pp. 237–245.
- [22] T. Polgreen and A. Chatterjee, "Improving the ESD failure threshold of silicided nMOS output transistors by ensuring uniform current flow," in *Proc. EOS/ESD Symp.*, 1989, pp. 167–174.
- [23] K.-H. Oh, C. Duvvury, K. Banerjee, and W. Dutton, "Impact of gate-to-contact spacing on ESD performance of salicided deep submicron nMOS transistors," *IEEE Trans. Electron Devices*, vol. 49, pp. 2183–2192, Dec. 2002.
- [24] T.-Y. Chen, M.-D. Ker, and C.-Y. Wu, "Experimental investigation on the HBM ESD characteristics of CMOS devices in a 0.35-μm silicided process," in *Proc. Int. Symp. VLSI Technology, Systems, and Applications*, 1999, pp. 35–38.
- [25] T.-Y. Chen and M.-D. Ker, "Investigation of the gate-driven effect and substrate-triggered effect on ESD robustness of CMOS devices," *IEEE Trans. Device Mater. Rel.*, vol. 1, pp. 190–203, Dec. 2001.
- [26] T. Maloney and N. Khurana, "Transmission line pulsing techniques for circuit modeling of ESD phenomena," in *Proc. EOS/ESD Symp.*, 1985, pp. 49–54.
- [27] T.-Y. Chen, M.-D. Ker, and C.-Y. Wu, "The application of transmissionline-pulsing technique on electrostatic discharge protection devices," in *Proc. Taiwan EMC Conf.*, Taipei, Taiwan, R.O.C., 1999, pp. 260–265.
- [28] J. Barth, K. Verhaege, L. Henry, and J. Richner, "TLP calibration, correction, standards, and new techniques," in *Proc. EOS/ESD Symp.*, 2000, pp. 85–96.
- [29] M. Rodder, A. Amerasekera, S. Aur, and I. C. Chen, "A study of design/process dependence of 0.25 μm gate length CMOS," in *IEDM Tech. Dig.*, 1994, pp. 71–74.



**Ming-Dou Ker** (S'92–M'94–SM'97) received the B.S. degree from the Department of Electronics Engineering, and the M.S. and Ph.D. degrees from the Institute of Electronics, National Chiao-Tung University, Hsinchu, Taiwan, R.O.C., in 1986, 1988, and 1993, respectively.

In 1994, he joined the VLSI Design Department of Computer & Communication Research Laboratories (CCL), Industrial Technology Research Institute (ITRI), Taiwan, as a Circuit Design Engineer. In 1998, he was a Department Manager in the VLSI

Design Division of CCL/ITRI. In 2000, he was an Associate Professor in the Department of Electronics Engineering, National Chiao-Tung University. In the field of reliability and quality design for CMOS integrated circuits, he has published over 150 technical papers in international journals and conferences. He holds 140 patents on the reliability and quality design for integrated circuits, of which 55 are U.S.-held patents. His inventions regarding ESD protection design and latchup prevention methods have been widely used in modern IC products. He has been invited to teach or aid in ESD protection design and latchup prevention by more than 150 IC design houses and semiconductor companies in the Science-Based Industrial Park, Hsinchu, Taiwan, R.O.C. or in the Silicon Valley, San Jose, CA. His research interests include reliability and quality design for nanoelectronics and gigascale systems, high-speed or mixed-voltage I/O interface circuits, sensor circuits, and semiconductors.

Dr. Ker has also received many research awards from ITRI, the Dragon Thesis Award (by Acer Foundation), National Science Council, and National Chiao-Tung University. He has been a Member of the Technical Program Committee and as Session Chair of some International Conferences. He was elected as the first President of the *Taiwan ESD Association* in 2001.



Hsin-Chyh Hsu (S'03) received the B.S. degree in physics from National Taiwan University, Taipei, Taiwan, R.O.C., in 1999 and the M.S. degree in electrical engineering in 2002 from National Chiao-Tung University, Hsinchu, Taiwan, where he is currently working toward the Ph.D. degree in electrical engineering.

His current research interests include ESD physics, semiconductor devices, and ESD protection design in deep-submicron CMOS technologies.



Jeng-Jie Peng (M'00) received the B.S. degree from the Electrical Engineering Department, Ta-Tung Institute of Technology, Taipei, Taiwan, R.O.C. in 1994, and the M.S. degree from National Chiao-Tung University, Hsinchu, Taiwan, in 2002.

Currently, he is a member of the ESD team in the SOC Technology Center (STC), Industrial Technology Research Institute (ITRI), Hsinchu, Taiwan, R.O.C. He has over six years of experience in IC physical design and layout. His research interests include on-chip ESD/latchup protection

design, semiconductor device physics, IC product engineering, IC physical design, and semiconductor process.