# The Impact of Gate-Oxide Breakdown on Common-Source Amplifiers With Diode-Connected Active Load in Low-Voltage CMOS Processes

Jung-Sheng Chen, Student Member, IEEE, and Ming-Dou Ker, Senior Member, IEEE

Abstract-The influence of gate-oxide reliability on commonsource amplifiers with diode-connected active load is investigated with the nonstacked and stacked structures under analog application in a 130-nm low-voltage CMOS process. The test conditions of this work include the dc stress, ac stress with dc offset, and large-signal transition stress under different frequencies and signals. After overstresses, the small-signal parameters, such as small-signal gain, unity-gain frequency, phase margin, and output dc voltage levels, are measured to verify the impact of gate-oxide reliability on circuit performances of the common-source amplifiers with diode-connected active load. The small-signal parameters of the common-source amplifier with the nonstacked diode-connected active-load structure are strongly degraded than that with the stacked diode-connected active-load structure due to a gate-oxide breakdown under analog and digital applications. The common-source amplifiers with diode-connected active load are not functionally operational under digital application due to the gate-oxide breakdown. The impact of soft and hard gate-oxide breakdowns on the common-source amplifiers with nonstacked and stacked diode-connected active-load structures has been analyzed and discussed. The hard breakdown has more serious impact on the common-source amplifiers with diode-connected active load.

*Index Terms*—Analog integrated circuit, common-source amplifier, dielectric breakdown, gate-oxide reliability, hard breakdown, soft breakdown.

# I. INTRODUCTION

T HE REDUCTION of power consumption has become increasingly important to portable products such as mobile phone, notebook, and Flash memory. In general, the most common and efficient way to reduce the power consumption in CMOS very-large-scale-integrated (VLSI) circuits is to reduce the power supply voltage. To reduce the power consumption in the CMOS VLSI systems, the standard supply voltage trends to scale down from 2.5 to 1 V. Thus, the gate-oxide thickness of the MOS transistor becomes thin to reduce nominal operation voltage (power supply voltage). In general, the VLSI productions have a lifetime of ten years, but the thin gate-oxide thickness of the MOS transistor has many problems, such as gate-oxide breakdown, tunneling current, and hot carrier effect, that will degrade the lifetime of the MOS transistor. Therefore,

The authors are with the Nanoelectronics and Gigascale Systems Laboratory, Institute of Electronics, National Chiao-Tung University, Hsinchu 300, Taiwan,

R.O.C. (e-mail: mdker@ieee.org; mdker@mail.nctu.edu.tw).

Digital Object Identifier 10.1109/TED.2007.906938

improving the gate-oxide reliability of MOS transistor and investigating the effect of gate-oxide breakdown on CMOS circuit performances become more important in the nanometer CMOS technology.

The occurrence of gate-oxide breakdown during the lifetime of CMOS circuits cannot be completely ruled out. The exact extrapolation of time to breakdown at operating conditions is still difficult since the physical mechanism governing the MOSFET gate dielectric breakdown is not yet fully modeled. It was less of a problem for the old CMOS technologies, which had a thick gate oxide. However, because the probability of gateoxide breakdown strongly increases with the decreasing oxide thickness [1], [2], the CMOS circuit in nanoscale technologies could be insufficiently reliable. The defect generation leading to gate-oxide breakdown and the nature of the conduction after gate-oxide breakdown have been investigated [1]–[12], which point out that the gate-oxide breakdown will degrade the smallsignal parameters of the MOS transistor, such as transconductance  $g_m$  and threshold voltage  $V_{\rm TH}$ . Recently, some studies on the impact of MOSFET gate-oxide breakdown on circuits have been reported [3]–[12]. In [3], it was demonstrated that the digital circuits would remain functional beyond the first hard gate-oxide breakdown. A soft gate-oxide breakdown event in dynamic CMOS digital circuit relying on the uncorrected soft nodes may result in some failure of the circuit [4]. The gate-oxide breakdown on RF circuit has been studied [5]. The impact of gate-oxide breakdown on SRAM stability was also investigated [6], [7]. Some designs of analog circuits [13], [14] and mixed-voltage I/O interface [15], [16] indicate that gateoxide reliability is a very important design consideration in CMOS integrated circuits. The impact of MOSFET gateoxide reliability on the CMOS operational amplifiers had been investigated and simulated [17], [18]. The performances of analog circuits strongly depend on the I-V characteristics of MOSFET devices because the small-signal parameters of MOSFET device are determined by the biasing voltage and current of MOSFET devices. The small-signal gain and the frequency response of analog circuits in CMOS processes are determined by the transconductance  $g_m$  and the output resistance  $r_o$  of MOSFET devices which can be expressed by

$$g_m = \mu C_{\rm ox} \frac{W}{L} (V_{\rm GS} - V_{\rm TH}) = \frac{2I_D}{(V_{\rm GS} - V_{\rm TH})}$$
 (1)

$$r_o = \frac{V_A}{I_D} \tag{2}$$

r

Manuscript received November 9, 2006. This work was supported by the National Science Council, Taiwan, R.O.C., under Contract NSC 96-2221-E-009-182. The review of this paper was arranged by Editor J. Suehle.

where  $\mu$  is the mobility of carrier, L denotes the effective channel length, W is the effective channel width,  $C_{\text{ox}}$  is the gate-oxide capacitance per unit area,  $V_{\text{TH}}$  is the threshold voltage of MOSFET device,  $V_{\text{GS}}$  is the gate-to-source voltage of MOSFET device,  $V_A$  is the Early voltage, and current  $I_D$  is the drain current of MOSFET device. Comparing (1) and (2), the drain current  $I_D$  is the key factor for analog circuits in CMOS process. Therefore, the performances of analog circuits in CMOS processes are dominated by the drain currents of MOSFET devices. The drain current  $I_D$ of MOSFET device operated in saturation region can be expressed by

$$I_D = \frac{1}{2} \mu C_{\rm OX} \frac{W}{L} (V_{\rm GS} - V_{\rm TH})^2.$$
(3)

The channel-length modulation and the body effect of MOSFET devices are not included in (3). The threshold voltage and the gate-to-source voltage of MOSFET device are the important design parameters in (3). However, the gate-oxide overstress of MOSFET will degrade the device characteristics of MOSFET. Therefore, gate-oxide breakdown can be expected to have a serious impact on the performances of analog circuits in nanoscale CMOS technology.

In this paper, the influence of gate-oxide reliability on common-source amplifiers with diode-connected active load is investigated with the nonstacked and stacked structures in a 130-nm low-voltage CMOS process under the dc stress, ac stress with dc offset, and large-signal transition stress. The small-signal gain, phase margin, unity-gain frequency, and output dc voltage level of the two common-source amplifiers are measured and compared under the different stresses in analog and digital applications. The impact of soft and hard breakdowns on these two amplifiers has been discussed and analyzed.

#### **II. ANALOG AMPLIFIERS**

The common-source amplifier is a basic unit in many typical analog circuitry cells such as level converter and output stage. The common-source amplifiers with the nonstacked and stacked diode-connected active-load structures are used to verify the impact of MOSFET gate-oxide reliability on CMOS analog amplifier. The complete circuits of the common-source amplifiers with the nonstacked and stacked diode-connected active-load structures are shown in Fig. 1(a) and (b). The common-source amplifiers have been fabricated in a 130-nm low-voltage CMOS process. The normal operating voltage and the gate-oxide thickness  $(t_{ox})$  of all MOSFET devices in these two common-source amplifiers are 1 V and 2.5 nm, respectively, in a 130-nm low-voltage CMOS process. The device dimensions of two amplifiers are shown in Table I. The body terminals of all the NMOS and PMOS transistors are connected to ground and power supply voltage, respectively. The smallsignal gain  $A_V$  Nonstacked of the common-source amplifier

2861



Fig. 1. Complete circuits of the common-source amplifiers with the (a) nonstacked and (b) stacked diode-connected active-load structures.

TABLE I Device Dimensions of the Common-Source Amplifiers With the Nonstacked and Stacked Diode-Connected Active-Load Structures

| Device                | Dimension | Device         | Dimension |
|-----------------------|-----------|----------------|-----------|
| <b>M</b> <sub>1</sub> | 8µ/1µ     | M4             | 2µ/1µ     |
| M <sub>2</sub>        | 1µ/1.5µ   | M5             | 1µ/1µ     |
| M <sub>3</sub>        | 1.8µ/1µ   | M <sub>6</sub> | 1µ/1µ     |

with the nonstacked diode-connected active-load structure is given by

 $A_{V\_Nonstacked}$ 

$$= -\frac{g_{m1} - SC_{\rm GD1}}{g_{o1} + g_{o2} + g_{m2} + S(C_{\rm GD1} + C_{\rm GS2} + C_L)} \quad (4)$$

where  $g_o$  and  $g_m$  are the output conductance and transconductance of MOS transistor, respectively. In the MOSFET device,  $C_{\rm GS}$  is the parasitic capacitance between the gate and source nodes, and  $C_{\rm GD}$  is the parasitic capacitance between the gate and drain nodes.  $C_L$  is the output capacitive load. The small-signal gain  $A_{V\_{\rm Stacked}}$  of the common-source amplifier with the stacked diode-connected active-load structure can be written as

 $A_{V\_Stacked}$ 

$$= -\frac{g_{o3}(g_{m3} - SC_{\rm GD3})}{(SC_{\rm GD3} + g_{o3} + g_{o2})\left[(SC_L + g_{\rm ox}//g_{\rm oy}) - g_{\rm oz}g_{o3}\right]} \quad (5)$$



Fig. 2. Measured setup for the common-source amplifiers with the nonstacked and stacked diode-connected active-load structures under dc stress to investigate the impact of gate-oxide reliability on circuit performances.

where  $g_{\text{ox}}$ ,  $g_{\text{oy}}$ , and  $g_{\text{oz}}$  are equal to  $g_{m5} + g_{o5} + \text{SC}_{\text{GS5}}$ ,  $g_{m6} + g_{o6} + \text{SC}_{\text{GS6}}$ , and  $g_{m4} + g_{o4} + \text{SC}_{\text{GS4}}$ , respectively. Before overstress, the small-signal gains of the common-source amplifiers with the nonstacked and stacked diode-connect active-load structures are 17.5 and 13.2 dB, respectively. The body effect of the NMOS and PMOS transistors in the common-source amplifiers with the nonstacked and stacked diode-connect active-load structures is not included in (4) and (5). The phase margin of the two common-source amplifiers is more than  $60^{\circ}$  under an output capacitive load of 10 pF. Comparing the common-source amplifiers with the nonstacked and stacked diode-connected active-load structures, the impact of gate-oxide reliability on the CMOS commonsource amplifier has been investigated under analog and digital applications.

## **III. OVERSTRESS TEST**

The impact of gate-oxide reliability on common-source amplifier needs a long-term operation, which may need many years, to measure the performance degradation under the gateoxide degradation of MOSFET device. In order to accelerate the gate-oxide degradation and to understand the impact of gate-oxide reliability on common-source amplifiers with the nonstacked and stacked diode-connected active-load structures, the common-source amplifiers with the nonstacked and stacked diode-connected active-load structures are statically stressed at supply voltage  $V_{\rm DD}$  of 2.5 V. Because the MOS transistors in analog circuits usually work in the saturation region, the gateoxide breakdown is more likely to occur in conventional timedependent dielectric breakdown (TDDB). High  $V_{GS}$ ,  $V_{GD}$ , and  $V_{\rm DS}$  of the MOSFET are set to get a fast and easy-to-observe breakdown occurrence in investigating the impact of gateoxide reliability on the common-source amplifier with diodeconnected active load. The advantages of using static stress are the known and well-defined distributions of the voltages in the common-source amplifiers with diode-connected active load and better understanding of the consequences of this stress. After the overstresses, the small-signal parameters of the common-source amplifiers with nonstacked and stacked diodeconnected active-load structures are reevaluated on the same operation condition under the dc stress, the ac stress with dc offset, and the large-signal transition stress.

## A. DC Stress

The common-source amplifiers with the nonstacked and stacked diode-connected active-load structures are continu-



Fig. 3. Dependence of the small-signal gain on the stress time of the commonsource amplifiers with the nonstacked and stacked diode-connected active-load structures under the dc stress.

ously operated in this dc overstress, as shown in Fig. 2. The power supply voltage  $V_{\rm DD}$  and the output capacitive load  $C_L$ of the common-source amplifiers with nonstacked and stacked diode-connected active-load structures are set to 2.5 V and 10 pF, respectively. The input nodes  $V_{\rm IN~1}$  and  $V_{\rm IN~2}$  are biased to 0.5 V in order to set the output dc voltage level at 1.25 V under the power supply voltage of 2.5 V. During this dc overstress, the small-signal gain and the unity-gain frequency of the common-source amplifiers with the nonstacked and stacked diode-connected active-load structures are measured. When those parameters are measured, the input signal of dc (0.5 V) at input nodes  $V_{\text{IN}-1}$  and  $V_{\text{IN}-2}$  is replaced by the ac small signal of 200-mV sinusoidal signal (peak-to-peak amplitude) with a dc voltage of 0.5 V. The dependence of the small-signal gain on the stress time of the common-source amplifiers with the nonstacked and stacked diode-connected active-load structures under the dc stress is shown in Fig. 3. The small-signal gain of the common-source amplifier with the nonstacked diode-connected active-load structure is degraded by the gate-oxide breakdown. Moreover, the common-source amplifier with the nonstacked diode-connected active-load structure does not maintain its amplified function with continuous stress condition under the dc stress when the stress time is increased. The small-signal gain of the common-source amplifier with the stacked diodeconnected active-load structure is not changed under the same stress condition even through the stress time of up to 2000 min. The measured waveforms of the input and output signals in the common-source amplifier with the nonstacked diodeconnected active-load structure on the different stress times are shown in Fig. 4(a)-(c). Fig. 5 shows the dependence of the unity-gain frequency on the stress time of the common-source amplifiers with the nonstacked and stacked diode-connected active-load structures under the dc stress. The bandwidth of the common-source amplifier with nonstacked diode-connected active-load structure on the stress time is decreased, but that of the common-source amplifier with the stacked diode-connected active-load structure is almost not changed after the stress. The phase margin of the common-source amplifier with the nonstacked diode-connected active-load structure on the stress time is varied with gate-oxide breakdown, but that is still stable (phase margin  $> 45^{\circ}$ ). The dependence of the output



Fig. 4. Input and output signal waveforms on the different stress times of the common-source amplifier with the nonstacked diode-connected active-load structure under the dc stress. (a) Stress time = 0 min. (b) Stress time = 980 min. (c) Stress time = 2000 min.

dc voltage level on the stress time of the common-source amplifiers with the nonstacked and stacked diode-connected active-load structures under the dc stress is shown in Fig. 6. The output dc voltage level of the common-source amplifier with the nonstacked diode-connected active-load structure on



Fig. 5. Dependence of the unity-gain frequency on the stress time of the common-source amplifiers with the nonstacked and stacked diode-connected active-load structures under the dc stress.



Fig. 6. Dependence of the output dc voltage level on the stress time of the common-source amplifiers with the nonstacked and stacked diode-connected active-load structures under the dc stress.

the stress time will be closed to the power supply voltage of 2.5 V, but that of the common-source amplifier with the stacked diode-connected active-load structure is not changed after the stress.

The reason why the circuit performances of the commonsource amplifier with the nonstacked diode-connected activeload structure, such as small-signal gain, unity-gain frequency, and output dc voltage level, are degraded by the overstress is summed up that the gate-oxide breakdown will degrade the transconductance  $(g_m)$ , the threshold voltage  $(V_{\text{TH}})$ , and the output conductance  $(g_o)$  of the MOS transistor. In (4), if the small-signal parameters  $g_m$ ,  $V_{\text{TH}}$ , and  $g_o$  of the MOS transistor are degraded by the gate-oxide breakdown, the smallsignal gain will be changed. From (4), the dominant pole of the common-source amplifier with the nonstacked diode-connected active-load structure can be written as

$$\omega_{p_{\rm Nonstacked}} = \frac{g_{m2} + g_{o1} + g_{o2}}{C_{\rm GS2} + C_{\rm GD1} + C_L} \tag{6}$$

which is dominated by transconductance  $g_{m2}$  and output capacitive load  $C_L$ . Therefore, the unity-gain frequency of the common-source amplifier with the nonstacked diode-connected active-load structure will be degraded by the gate-oxide breakdown. In this test condition, if the transistors  $M_1$  and  $M_2$  of the common-source amplifier with the nonstacked



Fig. 7. Measured setup for the common-source amplifiers with the nonstacked and stacked diode-connected active-load structures under ac stress with dc offset to investigate the impact of gate-oxide reliability on circuit performances.

diode-connected active-load structure are designed to operate in saturation region, the output dc voltage level of the commonsource amplifier with the nonstacked diode-connected activeload structure can be expressed as

$$V_{\text{OUT}_{1}(\text{DC})} = V_{\text{DD}} - V_{\text{TH}(M_{2})} - \sqrt{\frac{\left(\frac{W}{L}\right)_{M_{1}}}{\left(\frac{W}{L}\right)_{M_{2}}}} \left(V_{\text{IN}_{1}} - V_{\text{TH}(M_{1})}\right).$$
(7)

In (7), the output dc voltage level  $V_{\text{OUT}\_1(\text{DC})}$  is a function of  $V_{\text{TH}(M_1)}$  and  $V_{\text{TH}(M_2)}$ . Therefore, the output dc voltage level of the common-source amplifier with the nonstacked diode-connected active-load structure will be changed with gate-oxide breakdown after the stress.

## B. AC Stress With DC Offset

The common-source amplifiers with the nonstacked and stacked diode-connected active-load structures are continuously tested in this stress of ac small-signal input and dc offset, as shown in Fig. 7. The input nodes  $V_{IN_1}$  and  $V_{IN_2}$  of the common-source amplifiers with the nonstacked and stacked diode-connected active-load structures are biased to the ac small-signal input of 200-mV sinusoidal signal (peak-to-peak amplitude) with a dc offset voltage of 0.5 V under the different frequencies of 100 Hz, 500 kHz, and 1 MHz. The power supply voltage  $V_{DD}$  and the output capacitive load  $C_L$  of the common-source amplifiers with nonstacked and stacked structures are set to 2.5 V and 10 pF, respectively. The measurement setup is used to investigate the relationship between the gate-oxide breakdown and the different frequencies of input signals in the CMOS analog-circuit applications.

The dependence of the small-signal gain in the commonsource amplifiers with the nonstacked and stacked diodeconnected active-load structures on the stress time under the stress of the ac small-signal input with dc offset is shown in Fig. 8. The circuit performances of the common-source amplifier with the stacked diode-connected active-load structure are not degraded by the stress of the ac small-signal input with dc offset. In the common-source amplifier with the nonstacked diode-connected active-load structure, the high-frequency input signal causes a slow degradation on the small-signal gain, but the low-frequency input signal causes a fast degradation on the small-signal gain under the stress of the ac small-signal input with dc offset. The other small-signal performances in the common-source amplifier with the nonstacked diode-connected active-load structure under the stress of the ac small-signal



Fig. 8. Dependence of the small-signal gain on the stress time of the common-source amplifiers with the nonstacked and stacked diode-connected active-load structures under the stress of the ac small-signal input with dc offset.

input with dc offset have the same change trend as that under the dc stress, but the different frequencies of the input signal will cause the different degradation times. These measured results are consistent to that reported in [19]. The frequency dependence of  $t_{\rm BD}$  (time to breakdown) is reasonably understood in terms of the redistribution of the breakdown species from the anodic interface toward the oxide bulk. These two different frequency regimes correspond to two extreme distributions. When the frequency is very high, the concentration of "breakdown species" is expected to be low. The distribution strongly peaked at both interfaces. This presumably explains the reduction of degradation. On the contrary, in the low frequency, concentration is expected to be high and to have a uniform distribution throughout the oxide film. This leads to faster degradation process [19]. Therefore, the small-signal performance of the nonstacked common-source amplifier with different frequencies of the input signals will cause different degradation times under the stress of the ac small-signal input with dc offset.

#### C. Large-Signal Transition Stress

Many research results indicated that the high and low output voltage levels of the CMOS digital complementary logic circuits under large-signal transition stress were not degraded by the gate-oxide breakdown [2], [18]. Only the maximum operation frequency of the CMOS digital complementary logic circuits was decreased with gate-oxide breakdown, but the impact of gate-oxide breakdown on the inverter with active load (common-source amplifier) is still not studied. Therefore, the common-source amplifiers with the nonstacked and stacked diode-connected active-load structures are used to investigate the impact of gate-oxide reliability on CMOS inverter with active load under the large-signal transition stress. The common-source amplifiers with the nonstacked and stacked diode-connected active-load structures are continuously tested in this stress of large-signal transition, as shown in Fig. 9. The input nodes  $V_{\text{IN}-1}$  and  $V_{\text{IN}-2}$  of the amplifiers with the nonstacked and stacked diode-connected active-load structures are biased at a dc of 0.5 V, the output capacitive load  $C_L$  is set



Fig. 9. Measured setup for the common-source amplifiers with the nonstacked and stacked diode-connected active-load structures under large-signal transition stress to investigate the impact of gate-oxide reliability on circuit performances.



Fig. 10. Dependences of the high and low output voltage levels (VH and VL) at the output nodes of the common-source amplifiers with the nonstacked and stacked diode-connected active-load structures on the stress time under stress of large-signal transition.

to 10 pF, and the power supply voltage  $V_{\rm DD}$  is set to 2.5 V. The input square voltage from 0 to 1 V with a frequency of 100 Hz is applied to the input node of the common-source amplifiers with the nonstacked and stacked diode-connected active-load structures under the large-signal transition stress. The square voltage of input signal from 0 to 1 V will not induce the damage on the input devices  $M_1$  and  $M_3$  of the common-source amplifiers with the nonstacked and stacked diode-connected activeload structures because the voltage across the input devices  $(V_{\rm GS})$  of the common-source amplifiers is lower than 1 V in this measurement.

The dependences of the high and low voltage levels at the output node on the stress time are shown in Fig. 10, where the common-source amplifiers with the nonstacked and stacked diode-connected active-load structures are stressed by the large-signal transition. The high and low output voltage levels of the common-source amplifiers with the nonstacked and stacked diode-connected active-load structures under the stress of large-signal transition are increased when the stress time is increased. The measured waveforms of the input and output signals of the common-source amplifiers with the nonstacked and stacked diode-connected active-load structures on the different stress times under the large-signal transition stress are shown in Fig. 11(a)-(c). The impact of gate-oxide breakdown on the common-source amplifier with the nonstacked diode-connected active-load structure is more serious than that of the common-source amplifier with the stacked diode-connected active-load structure under the large-signal transition stress. The maximum operation frequency of the common-source amplifiers with the nonstacked and stacked



Fig. 11. Input and output signal waveforms on the different stress times of the common-source amplifier with the nonstacked and stacked diode-connected active-load structures under the large-signal transition stress. (a) Stress time = 0 h. (b) Stress time = 12 h. (c) Stress time = 42 h.

structures has the same change trend as that of the CMOS digital complementary logic circuits under the large-signal transition stress. The measured results of the large-signal transition stress have some difference with the results of the prior

COMPARISONS OF THE COMMON-SOURCE AMPLIFIERS WITH THE NONSTACKED AND STACKED DIODE-CONNECTED ACTIVE-LOAD STRUCTURES AMONG THE THREE OVERSTRESS CONDITIONS

 Stress Conditions
 Performances
 Non-Stacked
 Stacked

 Small-Signal Gain
 Seriously Degraded
 No Change

TABLE II

| Siless Conditions              | Feriormances                          | INUII-Stacked                                                                                               | Stackeu   |
|--------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------|
|                                | Small-Signal Gain                     | Seriously Degraded                                                                                          | No Change |
| DC Stress                      | Unity-Gain Frequency                  | Seriously Degraded                                                                                          | No Change |
|                                | Output DC Voltage Level               | Seriously Degraded                                                                                          | No Change |
| AC Stress with DC Offset       | Small-Signal Gain                     | <ul> <li>High Frequency →<br/>Slow Degraded Rate</li> <li>Low Frequency →<br/>High Degraded Rate</li> </ul> | No Change |
| Large-Signal Transition Stress | High and Low<br>Output Voltage Levels | Seriously Degraded                                                                                          | Degraded  |

research works [2], [18], because the high and low output voltage levels of the common-source amplifiers with the non-stacked and stacked diode-connected active-load structures are controlled by diode-connected transistors  $M_2$ ,  $M_4$ ,  $M_5$ , and  $M_6$ , respectively. For example, the high output level of the common-source amplifier with the nonstacked diode-connected active-load structure can be expressed as

$$VH_{\text{Nonstacked}} = V_{\text{DD}} - \left| V_{\text{TH}(M_2)} \right|.$$
(8)

The low output level of the common-source amplifier with the nonstacked diode-connected active-load structure can be written as

$$VL_{\text{nonstacked}} = 2(V_{\text{IN}_{1}} - V_{\text{TH}(M_{1})}) - \sqrt{\left[4(V_{\text{IN}_{1}} - V_{\text{TH}(M_{1})})^{2} - 4\frac{\binom{W}{L}}{\binom{W}{L}M_{2}}(V_{\text{DD}} - |V_{\text{TH}(M_{2})}|)\right]}.$$
(9)

The threshold voltage  $(V_{\rm TH})$  of the MOS transistor will be degraded by the gate-oxide breakdown, so that the  $V_{H\_nonstacked}$ and  $V_{L\_stacked}$  of the common-source amplifier with the nonstacked diode-connected active-load structure will be changed under the stress of large-signal transition. In the CMOS digital complementary logic circuits, either pull-up or pull-down MOS transistors will be turned ON under the logic high or low steady state, respectively. The logic high and low steady states of the CMOS digital complementary logic circuits are independent of the dimension and threshold voltage of the MOS transistors. Therefore, the voltage levels of the logic high and low steady states in the CMOS digital complementary logic circuits will not be degraded by the gate-oxide breakdown.

## **IV. DISCUSSIONS**

The summary of overstress results under three overstress conditions (dc, ac, and large-signal transition stresses) is listed in Table II. The gate-oxide breakdown will degrade the transconductance  $(g_m)$ , the output conductance  $(g_o)$ , and the threshold voltage  $(V_{\text{TH}})$  of MOSFET devices. After the over-

stress, the performances of the common-source amplifier with the nonstacked diode-connected active-load structure under the dc, the ac with dc offset, and the large-signal transition stresses are seriously degraded by the gate-oxide breakdown, and those of the common-source amplifier with stacked diode-connected active-load structure are only slightly degraded under the large-signal transition stress. As a result, the performance degradation of the common-source amplifier with the nonstacked diode-connected active-load structure is more serious than that of the common-source amplifier with the stacked diode-connected active-load structure. The small-signal performance of the common-source amplifier is very sensitive to the dc operation point; thus, the gate-oxide breakdown will cause the  $g_m$ ,  $V_{\rm TH}$ , and  $g_o$  degradations and extra gateleakage current of the MOS transistor to induce the change of the dc operation point in the common-source amplifier. Considering the common-source amplifier with the nonstacked diode-connected active-load structure, if the parameters  $g_{m1}$ and  $g_{m2}$  are variable factors in (1), the sensitivities of (1) to the parameters  $g_{m1}$  and  $g_{m2}$  are expressed as

$$S_{g_{m1}}^{A_V\_Nonstacked} = \frac{g_{m1}}{g_{m1} - SC_{\text{GD1}}}$$
(10)  
$$S_{g_{m2}}^{A_V\_Nonstacked} = \frac{g_{m2}}{g_{o1} + g_{o2} + g_{m2} + S(C_{\text{GD1}} + C_{\text{GS2}} + C_L)}.$$
(11)

In (10) and (11), the parameters  $g_{o1}$  and  $g_{o2}$  can be ignored because they are smaller than one. The parasitic capacitances  $C_{\rm GD1}$  and  $C_{\rm GS2}$  of the MOS transistors are not considered. The sensitivities of (10) and (11) to the parameters  $g_{m1}$  and  $g_{m2}$ , respectively, are approximately one. Therefore, the gateoxide breakdown of the MOS transistors has a serious impact on the circuit performances of analog circuits. As a result, the gate-oxide reliability is a very important design issue in the nanometer CMOS process. The gate-oxide reliability can be improved by the stacked structure in the common-source amplifier under small-signal input and output applications. The common-source amplifier with the stacked diode-connected active-load structure can work in high supply voltage depending on the stacked number of transistor that is used to control the voltages ( $V_{GS}$ ,  $V_{GD}$ , and  $V_{DS}$ ) across the transistor and to avoid the gate-oxide breakdown.



Fig. 12. Measured dependence of the power supply current  $I_{\rm VDD}$  of the common-source amplifiers with the nonstacked and stacked diode-connected active-load structures on stress time under dc stress.

# V. EFFECT OF HARD AND SOFT BREAKDOWNS ON THE PERFORMANCES OF COMMON-SOURCE AMPLIFIERS

## A. DC Stress

The measured dependence of power supply current  $I_{VDD}$  in two amplifiers on stress time has been measured and recorded, as shown in Fig. 12, under the dc stress. Because the power supply current  $I_{\text{VDD}}$  of the common-source amplifier with the stacked diode-connected active-load structure is not degraded after the dc stress, the gate-oxide degradation of MOSFET has not occurred in this measurement. However, the power supply current  $I_{\rm VDD}$  of the common-source amplifier with the nonstacked diode-connected active-load structure is degraded during the dc stress. Based on the prior proposed method [11], [20], the gate-oxide breakdown of MOSFET device can be modeled as resistance. Only the gate-to-diffusion (source or drain) breakdown was considered, since this represents the worst case situation. Breakdown to the channel can be modeled as a superposition of two gate-to-diffusion events. Typical hard-breakdown leakage has close-to-linear I-V behavior and an equivalent resistance of  $\sim 10^3 - 10^4 \Omega$ , while typical soft-breakdown paths have high-nonlinear power-law I-V behavior and an equivalent resistance above  $10^5 - 10^6 \Omega$  [11]. The oxide breakdown has not occurred in the gate-to-source side of  $M_1$  device in the common-source amplifier with the nonstacked diode-connected active-load structure because the voltage across the gate-to-source side of  $M_1$  device is smaller than 1 V in the amplifier. The complete circuit of the commonsource amplifier with the nonstacked diode-connected activeload structure, including the gate-oxide breakdown model, is shown in Fig. 13. The breakdown resistances of  $R_{\rm BD1}$  and  $R_{\rm BD2}$  can be used to simulate the impact of hard and soft breakdowns on the performances of the common-source amplifier with the nonstacked diode-connected active-load structure. Comparing the measured results among Figs. 3, 5, 6, and 12, the dependence of power supply current  $I_{\rm VDD}$  (nonstacked) on stress time in Fig. 12 can be separated by three regions (I, II, and III regions) due to the gate-oxide breakdown. This result has some differences on the impact of gate-oxide breakdown on the performances of analog and digital circuits. When the



Fig. 13. Complete circuit of the common-source amplifier with the nonstacked diode-connected active-load structure, including the gate-oxide breakdown model.

performances of the common-source amplifier with the nonstacked diode-connected active-load structure are degraded due to the gate-oxide breakdown, the power supply current  $I_{\rm VDD}$ is not immediately increased. The relationship between the power supply current  $I_{\rm VDD}$  and the gate-oxide breakdown that occurred on  $M_1$  and  $M_2$  devices under the three regions in the common-source amplifier with the nonstacked diode-connected active-load structure can be modeled by the following.

- Region I) No gate-oxide breakdown occurred on  $M_1$  and  $M_2$  devices.
- Region II) Hard breakdown occurred on  $M_2$  device.
- Region III) Hard breakdown occurred on  $M_1$  and  $M_2$  devices.

In Region I, the gate-oxide breakdown of MOSFET device is more likely to occur as the TDDB. In this region, the small-signal performance and the power supply current  $I_{\rm VDD}$ of the common-source amplifier with the nonstacked diodeconnected active-load structure have very small variations on the stress time under dc stress. The gate-oxide breakdown has not occurred on  $M_1$  and  $M_2$  devices.

In Region II, the power supply current  $I_{\rm VDD}$  was not changed, but the small-signal performances of the commonsource amplifier with the nonstacked diode-connected activeload structure were seriously degraded. The reason why the power supply current  $I_{\rm VDD}$  of the common-source amplifier was not changed is due to the gate-oxide breakdown on  $M_2$ device. The simulated dependence of power supply current  $I_{\rm VDD}$  under different breakdown resistances  $R_{\rm BD1}$  and  $R_{\rm BD2}$ is shown in Fig. 14. The power supply current  $I_{VDD}$  of the common-source amplifier with the nonstacked diode-connected active-load structure is dominated by the  $M_1$  device. Because the gate-oxide breakdown on  $M_1$  device has not occurred, the power supply current  $I_{VDD}$  of the common-source amplifier is limited under the dc stress. The simulated dependence of small-signal gain and output dc voltage level of the commonsource amplifier with the nonstacked diode-connected activeload structure under different resistances  $R_{\rm BD2}$  is shown in Fig. 15. Based on the prior proposed method [11], the impact of soft breakdown that occurred on  $M_2$  device has less influence on circuit performances. The hard breakdown that occurred on



Fig. 14. Simulated dependence of the power supply current  $I_{\rm VDD}$  of the common-source amplifier with the nonstacked diode-connected active-load structure under different resistances of  $R_{\rm BD1}$  and  $R_{\rm BD2}$ .



Fig. 15. Simulated dependence of small-signal gain and output dc voltage level of the common-source amplifier with the nonstacked diode-connected active-load structure under different resistances  $R_{\rm BD2}$ .

 $M_2$  device causes the serious degradations on the performances of the common-source amplifier with the nonstacked diodeconnected active-load structure, but the power supply current  $I_{\rm VDD}$  was not changed under the dc stress. These simulated results can be used to confirm and understand that the hard breakdown only occurred on the  $M_2$  device of the commonsource amplifier with the nonstacked diode-connected activeload structure during the dc stress in Region II.

In Region III, the power supply current  $I_{\rm VDD}$  and the smallsignal performances of the common-source amplifier with the nonstacked diode-connected active-load structure are seriously degraded under dc stress. The hard breakdown occurred on both the  $M_1$  and  $M_2$  devices under the dc stress in Region III.

Comparing Regions I, II, and III under dc stress, the degradation on power supply current  $I_{\rm VDD}$  is dominated by gateoxide breakdown on  $M_1$  device. The gate-oxide breakdown that occurred on  $M_2$  device is a dominated factor to degrade the performances of the common-source amplifier with the nonstacked diode-connected active-load structure. As a result, the hard breakdown has more serious impact on the performances of common-source amplifier.



Fig. 16. Complete circuit of the common-source amplifier with the stacked diode-connected active-load structure, including the gate-oxide breakdown model after large-signal transition stress.

## B. Large-Signal Transition Stress

In order to investigate and understand the impact of hard and soft breakdowns on the performances of the common-source amplifiers with the nonstacked and stacked diode-connected active-load structures under large-signal transition stress, the complete circuits, including the gate-oxide breakdown model, are shown in Figs. 13 (nonstacked) and 16 (stacked), respectively. In these two amplifiers, the gate-oxide breakdown does not occur on the gate-to-source sides of  $M_1$  (in Fig. 13) and  $M_3$  (in Fig. 16) devices under large-signal transition stress because the voltages across the gate-to-source sides of  $M_1$ and  $M_3$  devices are smaller than 1 V, respectively. The static and the dynamic currents in two amplifiers under digital operation are increased after the gate-oxide breakdown [3]. The hard gate-oxide breakdown has occurred on the commonsource amplifier with nonstacked diode-connected active-load structure after overstress. The soft gate-oxide breakdown has occurred on the common-source amplifier with stacked diodeconnected active-load structure after overstress. The simulated dependence of high and low output voltage levels (VH and VL) of the common-source amplifiers with the nonstacked diode-connected active-load structures under the different resistances  $R_{BD1}$  and  $R_{BD2}$  is shown in Fig. 17. The high output voltage level (VH) and the low output voltage level (VL) of the common-source amplifier with nonstacked diode-connected active-load structure are degraded by oxide breakdown that occurred on  $M_1$  and  $M_2$  devices, respectively. Comparing Figs. 10 and 17, the breakdown location in the commonsource amplifier with the nonstacked diode-connected activeload structure has occurred on the  $M_2$  device after large-signal transition stress.

The impact of gate-oxide breakdown on the performance of the common-source amplifier with the stacked diode-connected active-load structure can be simulated and investigated by the same method to find the breakdown location. Fig. 18 shows the simulated dependence of the high and low output voltage levels (VH and VL) of the common-source amplifier with the stacked diode-connected active-load structure under the



Fig. 17. Simulated dependence of high and low output voltage levels (VH and VL) of the common-source amplifier with the nonstacked diode-connected active-load structure under different resistances of  $R_{\rm BD1}$  and  $R_{\rm BD2}$  after large-signal transition stress.



Fig. 18. Simulated dependence of high and low output voltage levels (VH and VL) of the common-source amplifier with the stacked diode-connected active-load structure under different resistances of  $R_{\rm BD3}$ ,  $R_{\rm BD4}$ ,  $R_{\rm BD5}$ , and  $R_{\rm BD6}$  after large-signal transition stress.

different resistances of  $R_{BD3}$ ,  $R_{BD4}$ ,  $R_{BD5}$ , and  $R_{BD6}$ , respectively. The different breakdown locations cause different performance degradations of the common-source amplifier with the stacked diode-connected active-load structure under large-signal transition stress. Comparing Figs. 10 and 18, the breakdown location in the common-source amplifier with the stacked diode-connected active-load structure has occurred on  $M_5$  or  $M_6$  device under large-signal transition stress. The high and low output voltage levels (VH and VL) of the common-source amplifier with the stacked diode-connected active-load structure are increased when the stress time is increased. The common-source amplifier with the stacked diode-connected active-load structure has slow degradation rate because the voltage across MOSFET device is smaller than that of the common-source amplifier with the nonstacked diode-connected active-load structure. The hard breakdown has more serious impact on the performances of the common-source amplifier with nonstacked diode-connected active-load structure. The stacked structure can be used to improve the reliability of analog circuits in nanoscale CMOS technology.

#### VI. CONCLUSION

The impact of gate-oxide reliability on the CMOS commonsource amplifiers with the nonstacked and stacked diodeconnected active-load structures has been investigated and analyzed under the dc stress, the ac stress with dc offset, and the large-signal transition stress. The small-signal parameters of the common-source amplifier with the nonstacked diodeconnected active-load structure are seriously degraded than that with the stacked diode-connected active-load structure by gate-oxide breakdown under dc, ac, and large-signal transition stresses. The stacked structure can be used to improve the reliability of analog circuit in nanoscale CMOS process. The impact of soft breakdown, hard breakdown, and breakdown location on the circuit performances of the common-source amplifiers with the nonstacked and stacked diode-connected active-load structures has been investigated and analyzed. The hard gate-oxide breakdown has more serious impact on the performances of the common-source amplifier with the diodeconnected active load.

#### REFERENCES

- K. Eriguchi and M. Niwa, "Stress polarity dependence of the activation energy in time-dependent dielectric breakdown of thin gate oxides," *IEEE Electron Device Lett.*, vol. 19, no. 11, pp. 339–401, Nov. 1998.
- [2] B. P. Linder, S. Lombardo, J. H. Stathis, A. Vayshenker, and D. Frank, "Voltage dependence of hard breakdown growth and the reliability implication in thin dielectrics," *IEEE Electron Device Lett.*, vol. 23, no. 11, pp. 661–663, Nov. 2002.
- [3] B. Kaczer, R. Degraeve, M. Rasras, K. V. D. Mieroop, P. J. Roussel, and G. Groeseneken, "Impact of MOSFET gate oxide breakdown on digital circuit operation and reliability," *IEEE Trans. Electron Devices*, vol. 49, no. 3, pp. 500–506, Mar. 2002.
- [4] B. Kaczer and G. Groesenken, "Potential vulnerability of dynamic CMOS logic to soft gate oxide breakdown," *IEEE Electron Device Lett.*, vol. 24, no. 12, pp. 742–744, Dec. 2003.
- [5] H. Yang, J. S. Yuan, T. Liu, and E. Xiao, "Effect of gate-oxide breakdown on RF performance," *IEEE Trans. Device Mater. Rel.*, vol. 3, no. 3, pp. 93– 97, Sep. 2003.
- [6] R. Rodriguez, J. H. Stathis, B. P. Kinder, S. Kowalczyk, C. T. Chaung, R. V. Joshi, G. Northorp, K. Bernstein, and A. J. Bhavnagarwala, "The impact of gate-oxide breakdown on SRAM stability," *IEEE Electron Device Lett.*, vol. 23, no. 9, pp. 559–561, Sep. 2002.
- [7] B. Kaczer, R. Degraeve, E. Augendre, M. Jurczak, and G. Groeseneken, "Experimental verification of SRAM cell functionality after hard and soft gate oxide breakdowns," in *Proc. Eur. Solid-State Device Res.*, 2003, pp. 75–78.
- [8] E. Xiao, J. S. Yuan, T. Liu, and H. Yang, "CMOS RF and DC reliability subject to hot carrier stress and oxide soft breakdown," *IEEE Trans. Device Mater. Rel.*, vol. 4, no. 1, pp. 92–98, Mar. 2004.
- [9] B. E. Weir, P. J. Silverman, D. Monroe, K. S. Krisch, M. A. Alam, G. B. Alers, T. W. Sorsch, G. L. Timp, F. Baumann, C. T. Liu, Y. Ma, and D. Hwang, "Ultra-thin gate dielectrics: They breakdown, but do they fail?" in *IEDM Tech. Dig.*, 1997, pp. 73–76.
- [10] M. A. Alam, B. E. Weir, P. J. Siverman, Y. Ma, and D. Hwang, "The statistical distribution of percolation resistance as a probe into the mechanics of ultra-thin oxide breakdown," in *IEDM Tech. Dig.*, 2000, pp. 529–533.
- [11] R. Degraeve, B. Kaczer, A. D. Keersgieter, and G. Groeseneken, "Relation between breakdown mode and breakdown location in short channel nMOSFETs and its impact on reliability specifications," *IEEE Trans. Device Mater. Rel.*, vol. 1, no. 3, pp. 163–169, Sep. 2001.
- [12] B. Kaczer, F. Crupi, R. Degraeve, P. Roussel, C. Ciofi, and G. Groesenken, "Observation of hot-carrier-induced nFET gate-oxide breakdown in dynamically stress," in *IEDM Tech. Dig.*, 2002, pp. 171–174.
- [13] A. M. Abo and P. R. Gray, "A 1.5 V, 10 bits, 14.3-MS/s CMOS pipeline analog-to-digital converter," *IEEE J. Solid-State Circuits*, vol. 34, no. 5, pp. 599–606, May 1999.
- [14] J.-B. Park, S.-M. Yoo, S.-W. Kim, Y.-J. Cho, and S.-H. Lee, "A 10-b 150-Msample/s 1.8-V 123-mW CMOS A/D converter with 400-MHz

input bandwidth," IEEE J. Solid-State Circuits, vol. 39, no. 8, pp. 1335–1337, Aug. 2004.

- [15] B. Serneels, T. Piessens, M. Steyaert, and W. Dehaene, "A high-voltage output driver in a standard 2.5 V 0.25 μm CMOS technology," in *Proc. IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers*, 2004, pp. 146–155.
- [16] M.-D. Ker and S.-L. Chen, "Mixed-voltage I/O buffer with dynamic gate-bias circuit to achieve  $3 \times VDD$  input tolerance by using  $1 \times VDD$  devices and single  $V_{DD}$  power supply," in *Proc. IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers*, 2005, pp. 524–525.
- [17] J.-S. Chen and M.-D. Ker, "Impact of MOSFET gate-oxide reliability in CMOS operational amplifiers in a 130-nm low-voltage CMOS process," in *Proc. IEEE Int. Reliab. Phys. Symp.*, 2005, pp. 423–430.
- [18] A. Aevllan and W. H. Kraustschneider, "Impact of soft and hard breakdown on analog and digital circuits," *IEEE Trans. Device Mater. Rel.*, vol. 4, no. 4, pp. 676–680, Dec. 2004.
- [19] M. Nafria, J. Sune, D. Yelamos, and X. Aymerich, "Degradation and breakdown of thin silicon dioxide films under dynamic electrical stress," *IEEE Trans. Electron Devices*, vol. 43, no. 12, pp. 2215–2225, Dec. 1996.
- [20] R. Rodriguez, J. H. Stathis, and B. P. Linder, "A model for gate-oxide breakdown in CMOS inverters," *IEEE Electron Device Lett.*, vol. 24, no. 2, pp. 114–116, Feb. 2003.



Jung-Sheng Chen (S'03) received the B.S. degree in electronics engineering from the National Taiwan University of Science and Technology, Taipei, Taiwan, R.O.C., in 2000, and the M.S. degree in engineering and system science from the National Tsing-Hua University, Hsinchu, Taiwan, in 2002. He is currently working toward the Ph.D. degree in electrical engineering in the Nanoelectronics and Gigascale Systems Laboratory, Institute of Electronics, National Chiao-Tung University, Hsinchu.

His current research interests include analogcircuit design, mixed-signal circuit design, and circuit reliability.



**Ming-Dou Ker** (S'92–M'94–SM'97) received the B.S. degree from the Department of Electronics Engineering and the M.S. and Ph.D. degrees from the Institute of Electronics, National Chiao-Tung University, Hsinchu, Taiwan, R.O.C., in 1986, 1988, and 1993, respectively.

He was the Department Manager with the VLSI Design Division of the Computer and Communication Research Laboratories, Industrial Technology Research Institute, Taiwan. Currently, he is a Full Professor with the Department of Electronics En-

gineering, National Chiao-Tung University. Currently, he also serves as the Director of Master Degree Program in the College of Electrical Engineering and Computer Science, National Chiao-Tung University and is also the Associate Executive Director of the National Science and Technology Program on System-on-Chip, Taiwan. He has published over 300 technical papers in the field of reliability and quality design for circuits and systems in CMOS technology in international journals and conferences. He has proposed many inventions to improve reliability and quality of integrated circuits, which have been granted with 125 US and 135 Taiwan, R.O.C., patents. His current research topics include reliability and quality design for nanoelectronics and gigascale systems, high-speed and mixed-voltage I/O interface circuits, and on-glass circuits for system-on-panel applications in thin-film-transistor LCD display. He had been invited to teach or to consult on the reliability and quality design for integrated circuits who design for integrated circuits by hundreds of design houses and semiconductor companies in the worldwide IC industry.

Dr. Ker is a member of the Technical Program Committee and Session Chair of numerous international conferences. He is the Organizer of the Special Session on Electrostatic-Discharge (ESD) Protection Design for Nanoelectronics and Gigascale Systems in ISCAS 2005. He taught the Tutorial Course on the topic of ESD Protection Design for Nanoelectronics in CMOS Technology in ISCAS 2006. He was selected as the Distinguished Lecturer in IEEE Circuits and Systems Society for year 2006–2007. He also served as an Associate Editor of the IEEE TRANSACTIONS ON VLSI SYSTEMS. He was the President of Foundation in Taiwan ESD Association. In 2003, he was selected as one of the Ten Outstanding Young Persons in Taiwan, by the Junior Chamber International. In 2005, one of his patents on ESD protection design was awarded with the National Invention Award in Taiwan.